

Silicon on insulator is emerging as a leading technology for ultra advanced silicon wafer applications.

Chip manufacturers such as Intel, AMD and Motorola intend to deploy silicon-on-insulator (SOI) technology for their next-generation devices. SOI, certainly no newcomer to the semiconductor world, could now become the material of choice for leading-edge chips. The attraction of silicon-on-insulator (SOI) CMOS technology is growing worldwide for 65 and sub-65 nm applications as a replacement for bulk CMOS to reduce power losses and increase speeds.

The use of Silicon-On-Insulator (SOI) technology is bringing interesting new possibilities compared to conventional bulk technology. Performance improvements concern the power consumption and the commutation speed as well as the limiting parasitic effects. In the best case, the SOI technology may cut the power consumption nearly by half, with speed improvements close to 30%. The speed improvement itself is equivalent to about two years of progress in bulk CMOS technology. The insulator material used in SOI is a buried SiO2 layer, as shown in figure 1 below.



Figure 1: 3D View of SOI ring inverter showing the SiO2 buried layer.

In fact, the SOI technology has been available for more than 20 years, but its applications were mainly restricted to space and army due to very low sensitivity to radiation. The road to a commercial use of SOI still faces several issues: one is the cost of the substrate, which is 5 to 10 times the cost of a bulk wafer, an other is the need to train designers to specific design techniques and rules, as the behavior of a SOI MOS device differs slightly from the bulk MOS device. Although the MOS device fabrication is slightly modified, the fabrication of the metal interconnects is identical to that of the bulk CMOS process.

# The SOI Substrate

SOI refers to placing a thin layer of silicon on top of a silicon oxide insulator. The transistors are built on top of this thin layer of SOI.

The basic idea is that the SOI layer will reduce the parasitic junction capacitance of the switch, so it will operate faster. Every time the transistor is turned on, it must first charge all its internal capacitance before it can begin to switch. Among these parasitic capacitances are the junction capacitance *Csb* and *Cdb*, which are strongly reduced by the silicon dioxide, as described in the two-dimensional cross-section view of figure 2. The thicker the SiO2 oxide, the smaller the parasitic capacitance. The typical insulator thickness is between 200 to 500nm. The junction capacitance *Csb* and *Cdb* are significantly reduced, which is meant to speed up the switching of devices.



Figure 2: The junction capacitance between the source and bulk is almost eliminated in the case of SOI.

## Low voltage Operation

An important feature of SOI devices is the steeper sub threshold slope due to a reduction of the substrate body effect Typical sub threshold slope factors (NFACT in the BSIM4 menu) are close to 1.0 for SOI devices, as compared to 1.5 for bulk devices. Figure 3 display that for a given *loff* current, the SOI circuit may have a much smaller threshold voltage, which means that the circuit can operate at lower supply.





Figure 3: The steeper sub-threshold slope enables low voltage and low power operations.

The power is proportional to the total circuit capacitor and the square of the supply voltage. This means that SOI circuits are very good candidates for low power operations as the parasitic capacitance is reduced and the supply voltage can be lowered. Considering the ring oscillator with three inverters, we obtain a 42GHz oscillation at a supply voltage of 0.7V in SOI technology, rather than 1.2V in bulk technology. The power gain is approaching a factor of 4.

Furthermore, the lower sub threshold combined with a steeper slope is of key interest for analog circuits, which can provide the same functionality and approximately the same bandwidth performances, with a lower power consumption.

#### **Increased Density**

One important feature of the SOI technology concerns the CMOS cell density increase thanks to relaxed design rule constraints between N+ and P+ diffusions. In CMOS bulk technology, the n-channel device is separated from the p-channel device by at least 12 lambda. In SOI technology, the design rule drops to only 2 lambda.



Figure 4: The ring oscillator in SOI technology.

Consequently, the layout implementation of a CMOS cell is more compact as the nMOS and pMOS devices almost touching each other. As an example shown in figure 4, the 3-inverter ring oscillator in SOI technology is 20% more compact than the bulk version for an identical sizing of nMOS and pMOS devices.

### **Increased Operating Frequency**

We observe a very significant gain in terms of speed, nearly 80% in this case. In bulk technology, the 3-inverter oscillator is operating near 19GHz (see figure 5-a), when using the model BSIM4. In SOI technology, the same inverter oscillates around 35GHz (see figure 5-b).





(a) Bulk technology



(b) SOI technology

Figure 5: The simulation of the ring oscillator in bulk and SOI technologies.

The very important frequency increase observed mainly finds its origin in the decreased parasitic capacitance of the drain junctions of the MOS devices. As no long interconnect was needed in this design, the reduction of capacitance has a very clear impact on the final frequency.

Furthermore, the maximum current available with the SOI MOS is 20% higher than for the bulk version, due to a particular undesired effect (The kink effect) described later in this article.

#### **Decreased Couplings**

The oxide isolation has a positive impact on the noise immunity between blocks. One of the main contributors to noise is the substrate in bulk technologies. A high power, high frequency circuits such as a power amplifier may inject a fraction of their switched energy to the substrate, which may parasite sensitive parts such as amplifier inputs or analog to digital converters. The insulator provided in the SOI technology has very efficient decoupling capabilities (see figure 6) which facilitate the embedding of incompatible functionalities within the same silicon substrate.





Figure 6: Increased decoupling between noisy and sensitive circuits thanks to the insulator.

### **High Temperature Leakage**

The *loff* current, corresponding to a zero gate voltage, determines the parasitic leakage current of the MOS device. A low leakage is important for low power operation. The behavior of SOI devices is better than the bulk device in terms of *loff* current at high temperature. In the comparative simulations shown

in figure 7, the sub-threshold slope is steeper for SOI at nominal temperature, as presented earlier. When the temperature is increased up to 200°C, the leakage current in the bulk device is rapidly increased up to 10 $\mu$ A, while in SOI technology, the leakage is kept below 0.1 $\mu$ A. Consequently, at high temperature, the SOI device has a standby current nearly 100 times lower than for bulk technology.



### (a) Bulk technology



(b) SOI technology

Figure 7: Temperature dependence for bulk and SOI MOS devices (Low leakage W=10μm, L=0.12μm).

### SOI Technology Issues: Kink Effect

In SOI technology, when an n-channel MOS transistor passes strong current between the drain and the source, a parasitic phenomenon called Kink effect appears. The current  $\emph{Ids}$  suddenly rises and provokes a conductance discontinuity, usually between 0.5V and 1V in 0.12µm CMOS process. The origin of this parasitic effect is the impact ionization of high energy electrons entering the drain region, which creates supplementary positive and negative charges below the gate.

While electrons participate to the *Ids* current, the underlying insulator prevents the positive charge from being evacuated to the substrate, as it would happen in bulk technology thanks to the natural ground connection of the substrate. The positive charges accumulate below the gate. The body of the SOI MOS device may rise significantly, without any direct control (refer figure 8). The rise of the local voltage below the gate has an instant impact on the threshold voltage which is lowered.





Figure 8: The impact ionization creates an accumulation of positive charges below the gate in the case of SOI.





Figure 9: The drain current characteristics of the n-channel and pchannel SOI devices show a kink effect near saturation.

At a certain point, the bias of the PN junction between the P-doped bulk and the N+ source diffusion is high enough to turn on the junction, which leads to a sudden channel current increase, as seen in the *Id/Vd* characteristics of figure 9 above. This effect is also called floating body effect (FBE). As the impact ionization is more severe for n-channel MOS devices than for p-channel MOS devices, the kink effect is more pronounced for the n-channel than for the p-channel.

### SOI Technology Issues: Fully Depleted MOS

A possibility for reducing the floating bulk effect is to use a very thin diffusion for the channel, so that there is no more room for accumulation of positive charges (refer figure 10), and consequently almost no kink effect. The source and drain diffusions are usually manufactured with an increased thickness on top of the SiO2 insulator.



Figure 10: The fully depleted MOS device has no more Kink effect, but several manufacturing and design drawbacks.

The fully depleted MOS devices are much harder to manufacture and control. The process-controlled threshold adjustment required for low Vt, high speed and ultra-high speed MOS devices is very complex due to the very thin diffusion area below the gate. These drawbacks have made the fully depleted MOS less attractive than partially depleted MOS. The SOI process parameters provided in Microwind correspond to a partially depleted MOS technology.

#### **SOI** Design

Assuming a partially depleted SOI technology, the Kink effect may be reduced by adding a polarization contact to ground which helps evacuating the accumulated charges outside the channel. The T-shape and H-shape MOS with body tie to ground are shown in figure 11. The MOS device on the left has no body contact, and may suffer from Kink effect as soon as the VDS voltage is higher than 0.5V. The T-shape MOS device includes a supplementary P+ diffusion which is connected to the P- channel region on one side and the VSS ground contact on the other side.



Figure 11: Adding a contact in partially depleted MOS to avoid the kink effect.

The body tie is very efficient at the bottom of the T-shape MOS but cannot evacuate charges accumulated on the upper part of the channel rapidly. An improved design (H-shape) consists in placing two body ties, one at the bottom and one on the top, which almost eliminates the Kink effect. The main disadvantage of the body tie is the important device surface increase and the needs for VSS connections at each MOS device. Important benefits of the SOI technology in terms of compact layout are lost as the body ties takes up valuable silicon space.

#### **The Memory Effect**

Accounting for the floating body effect requires specific models which handle the "memory effect" of accumulated charges below the channel. Without body tie, the time constant for eliminating these charges is of the order of the millisecond, far larger than the switching delay within the logic gates. However, only a very small percentage of the transistors in a typical logic circuit are unable to work properly with a floating body and require a body tie to ground.

#### The Tera-Hertz MOS Device

The Tera-Hertz (10<sup>12</sup> Hertz) transistor is the key device for the development of 10-to-20-gigahertz processors. A MOS device with Tera-Hertz transit frequency is expected to be fabricated in phase with the 65nm CMOS process. The Tera-Hertz MOS device combines a SOI substrate, narrow gate length, new gate materials and a high K dielectric insulator for the gate. Technological issues to be solved concern the gate and transistor leakage currents and the reliability of the high K dielectric. A comparison between standard and Tera-hertz SOI MOS is outlined in below figure 12.



- (a) Standard MOS device
- (b) Terahertz MOS device

Figure 12: The Tera-hertz transistor.

### Conclusion

The article has described briefly the SOI technology, its main advantages and drawbacks. Using Microwind, some comparison were performed between bulk and SOI technology in terms of MOS characteristics, switching speed and power consumption. The Kink effect has been described and a simplified model has been proposed, together with body tie technique to limit its consequences. The adoption of SOI as a mainstream technology is not yet a reality, maybe because of the steady progress in bulk CMOS technology and of the drawbacks linked to Kink effect at device level. However, fully functional microprocessors utilizing SOI have recently been introduced, with impressive gains in terms of speed and power consumption, which have convinced many skeptics that SOI is a serious candidate for the fabrication of the next generation of chips.

26 Magnitudesigns | Issue2